MP1764D安立 Anritsu?MP1764D?誤碼儀
he MP1764D Error Detector is used in combination with the MP1763C Pulse Pattern Generator for 12.5G Bit Error Rate Testing to evaluate components and systems for conformity with ITU-T standards. Complicated searching for input thresholds or phase adjustments is simplified with the touch of a single key.
These functions are ideally suited for the research and development of ultrahigh speed logic ICs and digital communication systems.
This is the only 12.5G BERT system with differential inputs and ? differential outputs required for SAN market device applications. In addition, this system supports 4.25G CDR for Fibre Channel applications.
MP1764D is a version of the MP1764C 12.5G Error Detector that includes options for Differential Input (option MP1764C-02) and Variable CDR (option MP1764C-03).
聯系人:黃文俊
地址:深圳市龍華新區人民南路萊蒙水榭春天7棟鳳凰苑24C/24D
郵編:518131
電話:13928415151
傳真:0755-83176509
公司網址:http://www.itestworld.com
掃描此二維碼即可訪問該空間手機版